1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184 |
- #include "stm32f4xx_rcc.h"
-
- #define RCC_OFFSET (RCC_BASE - PERIPH_BASE)
- #define CR_OFFSET (RCC_OFFSET + 0x00)
- #define HSION_BitNumber 0x00
- #define CR_HSION_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (HSION_BitNumber * 4))
- #define CSSON_BitNumber 0x13
- #define CR_CSSON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (CSSON_BitNumber * 4))
- #define PLLON_BitNumber 0x18
- #define CR_PLLON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLLON_BitNumber * 4))
- #define PLLI2SON_BitNumber 0x1A
- #define CR_PLLI2SON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLLI2SON_BitNumber * 4))
- #define PLLSAION_BitNumber 0x1C
- #define CR_PLLSAION_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLLSAION_BitNumber * 4))
- #define CFGR_OFFSET (RCC_OFFSET + 0x08)
- #define I2SSRC_BitNumber 0x17
- #define CFGR_I2SSRC_BB (PERIPH_BB_BASE + (CFGR_OFFSET * 32) + (I2SSRC_BitNumber * 4))
- #define BDCR_OFFSET (RCC_OFFSET + 0x70)
- #define RTCEN_BitNumber 0x0F
- #define BDCR_RTCEN_BB (PERIPH_BB_BASE + (BDCR_OFFSET * 32) + (RTCEN_BitNumber * 4))
- #define BDRST_BitNumber 0x10
- #define BDCR_BDRST_BB (PERIPH_BB_BASE + (BDCR_OFFSET * 32) + (BDRST_BitNumber * 4))
- #define CSR_OFFSET (RCC_OFFSET + 0x74)
- #define LSION_BitNumber 0x00
- #define CSR_LSION_BB (PERIPH_BB_BASE + (CSR_OFFSET * 32) + (LSION_BitNumber * 4))
- #define DCKCFGR_OFFSET (RCC_OFFSET + 0x8C)
- #define TIMPRE_BitNumber 0x18
- #define DCKCFGR_TIMPRE_BB (PERIPH_BB_BASE + (DCKCFGR_OFFSET * 32) + (TIMPRE_BitNumber * 4))
-
- #define RCC_CFGR_OFFSET (RCC_OFFSET + 0x08)
- #if defined(STM32F410xx)
- #define RCC_MCO1EN_BIT_NUMBER 0x8
- #define RCC_CFGR_MCO1EN_BB (PERIPH_BB_BASE + (RCC_CFGR_OFFSET * 32) + (RCC_MCO1EN_BIT_NUMBER * 4))
- #define RCC_MCO2EN_BIT_NUMBER 0x9
- #define RCC_CFGR_MCO2EN_BB (PERIPH_BB_BASE + (RCC_CFGR_OFFSET * 32) + (RCC_MCO2EN_BIT_NUMBER * 4))
- #endif
- #define CFGR_MCO2_RESET_MASK ((uint32_t)0x07FFFFFF)
- #define CFGR_MCO1_RESET_MASK ((uint32_t)0xF89FFFFF)
- #define FLAG_MASK ((uint8_t)0x1F)
- #define CR_BYTE3_ADDRESS ((uint32_t)0x40023802)
- #define CIR_BYTE2_ADDRESS ((uint32_t)(RCC_BASE + 0x0C + 0x01))
- #define CIR_BYTE3_ADDRESS ((uint32_t)(RCC_BASE + 0x0C + 0x02))
- #define BDCR_ADDRESS (PERIPH_BASE + BDCR_OFFSET)
- static __I uint8_t APBAHBPrescTable[16] = {0, 0, 0, 0, 1, 2, 3, 4, 1, 2, 3, 4, 6, 7, 8, 9};
-
- void RCC_DeInit(void)
- {
-
- RCC->CR |= (uint32_t)0x00000001;
-
- RCC->CFGR = 0x00000000;
-
- RCC->CR &= (uint32_t)0xEAF6FFFF;
-
-
- RCC->PLLCFGR = 0x24003010;
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F401xx) || defined(STM32F411xE) || defined(STM32F446xx) || defined(STM32F413_423xx) || defined(STM32F469_479xx)
-
- RCC->PLLI2SCFGR = 0x20003000;
- #endif
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
-
- RCC->PLLSAICFGR = 0x24003000;
- #endif
-
-
- RCC->CR &= (uint32_t)0xFFFBFFFF;
-
- RCC->CIR = 0x00000000;
-
- RCC->DCKCFGR = 0x00000000;
-
- #if defined(STM32F410xx) || defined(STM32F413_423xx)
-
- RCC->DCKCFGR2 = 0x00000000;
- #endif
- }
- void RCC_HSEConfig(uint8_t RCC_HSE)
- {
-
- assert_param(IS_RCC_HSE(RCC_HSE));
-
- *(__IO uint8_t *) CR_BYTE3_ADDRESS = RCC_HSE_OFF;
-
- *(__IO uint8_t *) CR_BYTE3_ADDRESS = RCC_HSE;
- }
- ErrorStatus RCC_WaitForHSEStartUp(void)
- {
- __IO uint32_t startupcounter = 0;
- ErrorStatus status = ERROR;
- FlagStatus hsestatus = RESET;
-
- do
- {
- hsestatus = RCC_GetFlagStatus(RCC_FLAG_HSERDY);
- startupcounter++;
- } while((startupcounter != HSE_STARTUP_TIMEOUT) && (hsestatus == RESET));
- if (RCC_GetFlagStatus(RCC_FLAG_HSERDY) != RESET)
- {
- status = SUCCESS;
- }
- else
- {
- status = ERROR;
- }
- return (status);
- }
- void RCC_AdjustHSICalibrationValue(uint8_t HSICalibrationValue)
- {
- uint32_t tmpreg = 0;
-
- assert_param(IS_RCC_CALIBRATION_VALUE(HSICalibrationValue));
- tmpreg = RCC->CR;
-
- tmpreg &= ~RCC_CR_HSITRIM;
-
- tmpreg |= (uint32_t)HSICalibrationValue << 3;
-
- RCC->CR = tmpreg;
- }
- void RCC_HSICmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CR_HSION_BB = (uint32_t)NewState;
- }
- void RCC_LSEConfig(uint8_t RCC_LSE)
- {
-
- assert_param(IS_RCC_LSE(RCC_LSE));
-
-
- *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_OFF;
-
- *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_OFF;
-
- switch (RCC_LSE)
- {
- case RCC_LSE_ON:
-
- *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_ON;
- break;
- case RCC_LSE_Bypass:
-
- *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_Bypass | RCC_LSE_ON;
- break;
- default:
- break;
- }
- }
- void RCC_LSICmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CSR_LSION_BB = (uint32_t)NewState;
- }
- #if defined(STM32F410xx) || defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
- void RCC_PLLConfig(uint32_t RCC_PLLSource, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP, uint32_t PLLQ, uint32_t PLLR)
- {
-
- assert_param(IS_RCC_PLL_SOURCE(RCC_PLLSource));
- assert_param(IS_RCC_PLLM_VALUE(PLLM));
- assert_param(IS_RCC_PLLN_VALUE(PLLN));
- assert_param(IS_RCC_PLLP_VALUE(PLLP));
- assert_param(IS_RCC_PLLQ_VALUE(PLLQ));
- assert_param(IS_RCC_PLLR_VALUE(PLLR));
-
- RCC->PLLCFGR = PLLM | (PLLN << 6) | (((PLLP >> 1) -1) << 16) | (RCC_PLLSource) |
- (PLLQ << 24) | (PLLR << 28);
- }
- #endif
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F401xx) || defined(STM32F411xE)
- void RCC_PLLConfig(uint32_t RCC_PLLSource, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP, uint32_t PLLQ)
- {
-
- assert_param(IS_RCC_PLL_SOURCE(RCC_PLLSource));
- assert_param(IS_RCC_PLLM_VALUE(PLLM));
- assert_param(IS_RCC_PLLN_VALUE(PLLN));
- assert_param(IS_RCC_PLLP_VALUE(PLLP));
- assert_param(IS_RCC_PLLQ_VALUE(PLLQ));
- RCC->PLLCFGR = PLLM | (PLLN << 6) | (((PLLP >> 1) -1) << 16) | (RCC_PLLSource) |
- (PLLQ << 24);
- }
- #endif
- void RCC_PLLCmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CR_PLLON_BB = (uint32_t)NewState;
- }
- #if defined(STM32F40_41xxx) || defined(STM32F401xx)
- void RCC_PLLI2SConfig(uint32_t PLLI2SN, uint32_t PLLI2SR)
- {
-
- assert_param(IS_RCC_PLLI2SN_VALUE(PLLI2SN));
- assert_param(IS_RCC_PLLI2SR_VALUE(PLLI2SR));
- RCC->PLLI2SCFGR = (PLLI2SN << 6) | (PLLI2SR << 28);
- }
- #endif
- #if defined(STM32F411xE)
- void RCC_PLLI2SConfig(uint32_t PLLI2SN, uint32_t PLLI2SR, uint32_t PLLI2SM)
- {
-
- assert_param(IS_RCC_PLLI2SN_VALUE(PLLI2SN));
- assert_param(IS_RCC_PLLI2SM_VALUE(PLLI2SM));
- assert_param(IS_RCC_PLLI2SR_VALUE(PLLI2SR));
- RCC->PLLI2SCFGR = (PLLI2SN << 6) | (PLLI2SR << 28) | PLLI2SM;
- }
- #endif
- #if defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F469_479xx)
- void RCC_PLLI2SConfig(uint32_t PLLI2SN, uint32_t PLLI2SQ, uint32_t PLLI2SR)
- {
-
- assert_param(IS_RCC_PLLI2SN_VALUE(PLLI2SN));
- assert_param(IS_RCC_PLLI2SQ_VALUE(PLLI2SQ));
- assert_param(IS_RCC_PLLI2SR_VALUE(PLLI2SR));
- RCC->PLLI2SCFGR = (PLLI2SN << 6) | (PLLI2SQ << 24) | (PLLI2SR << 28);
- }
- #endif
- #if defined(STM32F412xG ) || defined(STM32F413_423xx) || defined(STM32F446xx)
- void RCC_PLLI2SConfig(uint32_t PLLI2SM, uint32_t PLLI2SN, uint32_t PLLI2SP, uint32_t PLLI2SQ, uint32_t PLLI2SR)
- {
-
- assert_param(IS_RCC_PLLI2SM_VALUE(PLLI2SM));
- assert_param(IS_RCC_PLLI2SN_VALUE(PLLI2SN));
- assert_param(IS_RCC_PLLI2SP_VALUE(PLLI2SP));
- assert_param(IS_RCC_PLLI2SQ_VALUE(PLLI2SQ));
- assert_param(IS_RCC_PLLI2SR_VALUE(PLLI2SR));
- RCC->PLLI2SCFGR = PLLI2SM | (PLLI2SN << 6) | (((PLLI2SP >> 1) -1) << 16) | (PLLI2SQ << 24) | (PLLI2SR << 28);
- }
- #endif
- void RCC_PLLI2SCmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CR_PLLI2SON_BB = (uint32_t)NewState;
- }
- #if defined(STM32F469_479xx)
- void RCC_PLLSAIConfig(uint32_t PLLSAIN, uint32_t PLLSAIP, uint32_t PLLSAIQ, uint32_t PLLSAIR)
- {
-
- assert_param(IS_RCC_PLLSAIN_VALUE(PLLSAIN));
- assert_param(IS_RCC_PLLSAIP_VALUE(PLLSAIP));
- assert_param(IS_RCC_PLLSAIQ_VALUE(PLLSAIQ));
- assert_param(IS_RCC_PLLSAIR_VALUE(PLLSAIR));
- RCC->PLLSAICFGR = (PLLSAIN << 6) | (((PLLSAIP >> 1) -1) << 16) | (PLLSAIQ << 24) | (PLLSAIR << 28);
- }
- #endif
- #if defined(STM32F446xx)
- void RCC_PLLSAIConfig(uint32_t PLLSAIM, uint32_t PLLSAIN, uint32_t PLLSAIP, uint32_t PLLSAIQ)
- {
-
- assert_param(IS_RCC_PLLSAIM_VALUE(PLLSAIM));
- assert_param(IS_RCC_PLLSAIN_VALUE(PLLSAIN));
- assert_param(IS_RCC_PLLSAIP_VALUE(PLLSAIP));
- assert_param(IS_RCC_PLLSAIQ_VALUE(PLLSAIQ));
- RCC->PLLSAICFGR = PLLSAIM | (PLLSAIN << 6) | (((PLLSAIP >> 1) -1) << 16) | (PLLSAIQ << 24);
- }
- #endif
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F401xx) || defined(STM32F411xE)
- void RCC_PLLSAIConfig(uint32_t PLLSAIN, uint32_t PLLSAIQ, uint32_t PLLSAIR)
- {
-
- assert_param(IS_RCC_PLLSAIN_VALUE(PLLSAIN));
- assert_param(IS_RCC_PLLSAIR_VALUE(PLLSAIR));
- assert_param(IS_RCC_PLLSAIQ_VALUE(PLLSAIQ));
-
- RCC->PLLSAICFGR = (PLLSAIN << 6) | (PLLSAIQ << 24) | (PLLSAIR << 28);
- }
- #endif
- void RCC_PLLSAICmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CR_PLLSAION_BB = (uint32_t)NewState;
- }
- void RCC_ClockSecuritySystemCmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) CR_CSSON_BB = (uint32_t)NewState;
- }
- void RCC_MCO1Config(uint32_t RCC_MCO1Source, uint32_t RCC_MCO1Div)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_MCO1SOURCE(RCC_MCO1Source));
- assert_param(IS_RCC_MCO1DIV(RCC_MCO1Div));
- tmpreg = RCC->CFGR;
-
- tmpreg &= CFGR_MCO1_RESET_MASK;
-
- tmpreg |= RCC_MCO1Source | RCC_MCO1Div;
-
-
- RCC->CFGR = tmpreg;
- #if defined(STM32F410xx)
- RCC_MCO1Cmd(ENABLE);
- #endif
- }
- void RCC_MCO2Config(uint32_t RCC_MCO2Source, uint32_t RCC_MCO2Div)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_MCO2SOURCE(RCC_MCO2Source));
- assert_param(IS_RCC_MCO2DIV(RCC_MCO2Div));
-
- tmpreg = RCC->CFGR;
-
-
- tmpreg &= CFGR_MCO2_RESET_MASK;
-
- tmpreg |= RCC_MCO2Source | RCC_MCO2Div;
-
-
- RCC->CFGR = tmpreg;
- #if defined(STM32F410xx)
- RCC_MCO2Cmd(ENABLE);
- #endif
- }
- void RCC_SYSCLKConfig(uint32_t RCC_SYSCLKSource)
- {
- uint32_t tmpreg = 0;
-
- assert_param(IS_RCC_SYSCLK_SOURCE(RCC_SYSCLKSource));
- tmpreg = RCC->CFGR;
-
- tmpreg &= ~RCC_CFGR_SW;
-
- tmpreg |= RCC_SYSCLKSource;
-
- RCC->CFGR = tmpreg;
- }
- uint8_t RCC_GetSYSCLKSource(void)
- {
- return ((uint8_t)(RCC->CFGR & RCC_CFGR_SWS));
- }
- void RCC_HCLKConfig(uint32_t RCC_SYSCLK)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_HCLK(RCC_SYSCLK));
- tmpreg = RCC->CFGR;
-
- tmpreg &= ~RCC_CFGR_HPRE;
-
- tmpreg |= RCC_SYSCLK;
-
- RCC->CFGR = tmpreg;
- }
- void RCC_PCLK1Config(uint32_t RCC_HCLK)
- {
- uint32_t tmpreg = 0;
-
- assert_param(IS_RCC_PCLK(RCC_HCLK));
- tmpreg = RCC->CFGR;
-
- tmpreg &= ~RCC_CFGR_PPRE1;
-
- tmpreg |= RCC_HCLK;
-
- RCC->CFGR = tmpreg;
- }
- void RCC_PCLK2Config(uint32_t RCC_HCLK)
- {
- uint32_t tmpreg = 0;
-
- assert_param(IS_RCC_PCLK(RCC_HCLK));
- tmpreg = RCC->CFGR;
-
- tmpreg &= ~RCC_CFGR_PPRE2;
-
- tmpreg |= RCC_HCLK << 3;
-
- RCC->CFGR = tmpreg;
- }
- void RCC_GetClocksFreq(RCC_ClocksTypeDef* RCC_Clocks)
- {
- uint32_t tmp = 0, presc = 0, pllvco = 0, pllp = 2, pllsource = 0, pllm = 2;
- #if defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx)
- uint32_t pllr = 2;
- #endif
-
-
- tmp = RCC->CFGR & RCC_CFGR_SWS;
-
- switch (tmp)
- {
- case 0x00:
- RCC_Clocks->SYSCLK_Frequency = HSI_VALUE;
- break;
- case 0x04:
- RCC_Clocks->SYSCLK_Frequency = HSE_VALUE;
- break;
- case 0x08:
-
-
-
- pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC) >> 22;
- pllm = RCC->PLLCFGR & RCC_PLLCFGR_PLLM;
-
- if (pllsource != 0)
- {
-
- pllvco = (HSE_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
- else
- {
-
- pllvco = (HSI_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
-
- pllp = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLP) >>16) + 1 ) *2;
- RCC_Clocks->SYSCLK_Frequency = pllvco/pllp;
- break;
- #if defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx)
- case 0x0C:
-
-
- pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC) >> 22;
- pllm = RCC->PLLCFGR & RCC_PLLCFGR_PLLM;
-
- if (pllsource != 0)
- {
-
- pllvco = (HSE_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
- else
- {
-
- pllvco = (HSI_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
-
- pllr = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLR) >>28) + 1 ) *2;
- RCC_Clocks->SYSCLK_Frequency = pllvco/pllr;
- break;
- #endif
-
- default:
- RCC_Clocks->SYSCLK_Frequency = HSI_VALUE;
- break;
- }
-
-
-
- tmp = RCC->CFGR & RCC_CFGR_HPRE;
- tmp = tmp >> 4;
- presc = APBAHBPrescTable[tmp];
-
- RCC_Clocks->HCLK_Frequency = RCC_Clocks->SYSCLK_Frequency >> presc;
-
- tmp = RCC->CFGR & RCC_CFGR_PPRE1;
- tmp = tmp >> 10;
- presc = APBAHBPrescTable[tmp];
-
- RCC_Clocks->PCLK1_Frequency = RCC_Clocks->HCLK_Frequency >> presc;
-
- tmp = RCC->CFGR & RCC_CFGR_PPRE2;
- tmp = tmp >> 13;
- presc = APBAHBPrescTable[tmp];
-
- RCC_Clocks->PCLK2_Frequency = RCC_Clocks->HCLK_Frequency >> presc;
- }
- void RCC_RTCCLKConfig(uint32_t RCC_RTCCLKSource)
- {
- uint32_t tmpreg = 0;
-
- assert_param(IS_RCC_RTCCLK_SOURCE(RCC_RTCCLKSource));
- if ((RCC_RTCCLKSource & 0x00000300) == 0x00000300)
- {
- tmpreg = RCC->CFGR;
-
- tmpreg &= ~RCC_CFGR_RTCPRE;
-
- tmpreg |= (RCC_RTCCLKSource & 0xFFFFCFF);
-
- RCC->CFGR = tmpreg;
- }
-
-
- RCC->BDCR |= (RCC_RTCCLKSource & 0x00000FFF);
- }
- void RCC_RTCCLKCmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) BDCR_RTCEN_BB = (uint32_t)NewState;
- }
- void RCC_BackupResetCmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) BDCR_BDRST_BB = (uint32_t)NewState;
- }
- #if defined (STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx)
- void RCC_I2SCLKConfig(uint32_t RCC_I2SAPBx, uint32_t RCC_I2SCLKSource)
- {
-
- assert_param(IS_RCC_I2SCLK_SOURCE(RCC_I2SCLKSource));
- assert_param(IS_RCC_I2S_APBx(RCC_I2SAPBx));
-
- if(RCC_I2SAPBx == RCC_I2SBus_APB1)
- {
-
- RCC->DCKCFGR &= ~RCC_DCKCFGR_I2S1SRC;
-
- RCC->DCKCFGR |= RCC_I2SCLKSource;
- }
- else
- {
-
- RCC->DCKCFGR &= ~RCC_DCKCFGR_I2S2SRC;
-
- RCC->DCKCFGR |= (RCC_I2SCLKSource << 2);
- }
- }
- #if defined(STM32F446xx)
- void RCC_SAICLKConfig(uint32_t RCC_SAIInstance, uint32_t RCC_SAICLKSource)
- {
-
- assert_param(IS_RCC_SAICLK_SOURCE(RCC_SAICLKSource));
- assert_param(IS_RCC_SAI_INSTANCE(RCC_SAIInstance));
-
- if(RCC_SAIInstance == RCC_SAIInstance_SAI1)
- {
-
- RCC->DCKCFGR &= ~RCC_DCKCFGR_SAI1SRC;
-
- RCC->DCKCFGR |= RCC_SAICLKSource;
- }
- else
- {
-
- RCC->DCKCFGR &= ~RCC_DCKCFGR_SAI2SRC;
-
- RCC->DCKCFGR |= (RCC_SAICLKSource << 2);
- }
- }
- #endif
- #if defined(STM32F413_423xx)
- void RCC_SAIBlockACLKConfig(uint32_t RCC_SAIBlockACLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_SAIACLK_SOURCE(RCC_SAIBlockACLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_SAI1ASRC;
-
- tmpreg |= RCC_SAIBlockACLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- void RCC_SAIBlockBCLKConfig(uint32_t RCC_SAIBlockBCLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_SAIBCLK_SOURCE(RCC_SAIBlockBCLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_SAI1BSRC;
-
- tmpreg |= RCC_SAIBlockBCLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- #endif
- #endif
- #if defined(STM32F410xx)
- void RCC_I2SCLKConfig(uint32_t RCC_I2SCLKSource)
- {
-
- assert_param(IS_RCC_I2SCLK_SOURCE(RCC_I2SCLKSource));
-
-
- RCC->DCKCFGR &= ~RCC_DCKCFGR_I2SSRC;
-
- RCC->DCKCFGR |= RCC_I2SCLKSource;
- }
- #endif
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F401xx) || defined(STM32F411xE) || defined(STM32F469_479xx)
- void RCC_I2SCLKConfig(uint32_t RCC_I2SCLKSource)
- {
-
- assert_param(IS_RCC_I2SCLK_SOURCE(RCC_I2SCLKSource));
- *(__IO uint32_t *) CFGR_I2SSRC_BB = RCC_I2SCLKSource;
- }
- #endif
- #if defined(STM32F40_41xxx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F469_479xx)
- void RCC_SAIBlockACLKConfig(uint32_t RCC_SAIBlockACLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_SAIACLK_SOURCE(RCC_SAIBlockACLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_SAI1ASRC;
-
- tmpreg |= RCC_SAIBlockACLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- void RCC_SAIBlockBCLKConfig(uint32_t RCC_SAIBlockBCLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_SAIBCLK_SOURCE(RCC_SAIBlockBCLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_SAI1BSRC;
-
- tmpreg |= RCC_SAIBlockBCLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- #endif
- void RCC_SAIPLLI2SClkDivConfig(uint32_t RCC_PLLI2SDivQ)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_PLLI2S_DIVQ_VALUE(RCC_PLLI2SDivQ));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~(RCC_DCKCFGR_PLLI2SDIVQ);
-
- tmpreg |= (RCC_PLLI2SDivQ - 1);
-
- RCC->DCKCFGR = tmpreg;
- }
- void RCC_SAIPLLSAIClkDivConfig(uint32_t RCC_PLLSAIDivQ)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_PLLSAI_DIVQ_VALUE(RCC_PLLSAIDivQ));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~(RCC_DCKCFGR_PLLSAIDIVQ);
-
- tmpreg |= ((RCC_PLLSAIDivQ - 1) << 8);
-
- RCC->DCKCFGR = tmpreg;
- }
- #if defined(STM32F413_423xx)
- void RCC_SAIPLLI2SRClkDivConfig(uint32_t RCC_PLLI2SDivR)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_PLLI2S_DIVR_VALUE(RCC_PLLI2SDivR));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~(RCC_DCKCFGR_PLLI2SDIVR);
-
- tmpreg |= (RCC_PLLI2SDivR-1);
-
- RCC->DCKCFGR = tmpreg;
- }
- void RCC_SAIPLLRClkDivConfig(uint32_t RCC_PLLDivR)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_PLL_DIVR_VALUE(RCC_PLLDivR));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~(RCC_DCKCFGR_PLLDIVR);
-
- tmpreg |= ((RCC_PLLDivR - 1 ) << 8);
-
- RCC->DCKCFGR = tmpreg;
- }
- #endif
- void RCC_LTDCCLKDivConfig(uint32_t RCC_PLLSAIDivR)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_PLLSAI_DIVR_VALUE(RCC_PLLSAIDivR));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_PLLSAIDIVR;
-
- tmpreg |= RCC_PLLSAIDivR;
-
- RCC->DCKCFGR = tmpreg;
- }
- #if defined(STM32F412xG) || defined(STM32F413_423xx)
- void RCC_DFSDM1CLKConfig(uint32_t RCC_DFSDMCLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_DFSDM1CLK_SOURCE(RCC_DFSDMCLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_CKDFSDM1SEL;
-
- tmpreg |= (RCC_DFSDMCLKSource << 31) ;
-
- RCC->DCKCFGR = tmpreg;
- }
- void RCC_DFSDM1ACLKConfig(uint32_t RCC_DFSDM1ACLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_DFSDMACLK_SOURCE(RCC_DFSDM1ACLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_CKDFSDM1ASEL;
-
- tmpreg |= RCC_DFSDM1ACLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- #if defined(STM32F413_423xx)
- void RCC_DFSDM2ACLKConfig(uint32_t RCC_DFSDMACLKSource)
- {
- uint32_t tmpreg = 0;
-
-
- assert_param(IS_RCC_DFSDMCLK_SOURCE(RCC_DFSDMACLKSource));
-
- tmpreg = RCC->DCKCFGR;
-
- tmpreg &= ~RCC_DCKCFGR_CKDFSDM1ASEL;
-
- tmpreg |= RCC_DFSDMACLKSource;
-
- RCC->DCKCFGR = tmpreg;
- }
- #endif
- #endif
- void RCC_TIMCLKPresConfig(uint32_t RCC_TIMCLKPrescaler)
- {
-
- assert_param(IS_RCC_TIMCLK_PRESCALER(RCC_TIMCLKPrescaler));
- *(__IO uint32_t *) DCKCFGR_TIMPRE_BB = RCC_TIMCLKPrescaler;
- }
- void RCC_AHB1PeriphClockCmd(uint32_t RCC_AHB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB1_CLOCK_PERIPH(RCC_AHB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB1ENR |= RCC_AHB1Periph;
- }
- else
- {
- RCC->AHB1ENR &= ~RCC_AHB1Periph;
- }
- }
- void RCC_AHB2PeriphClockCmd(uint32_t RCC_AHB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB2_PERIPH(RCC_AHB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB2ENR |= RCC_AHB2Periph;
- }
- else
- {
- RCC->AHB2ENR &= ~RCC_AHB2Periph;
- }
- }
- #if defined(STM32F40_41xxx) || defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
- void RCC_AHB3PeriphClockCmd(uint32_t RCC_AHB3Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB3_PERIPH(RCC_AHB3Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB3ENR |= RCC_AHB3Periph;
- }
- else
- {
- RCC->AHB3ENR &= ~RCC_AHB3Periph;
- }
- }
- #endif
- void RCC_APB1PeriphClockCmd(uint32_t RCC_APB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB1_PERIPH(RCC_APB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB1ENR |= RCC_APB1Periph;
- }
- else
- {
- RCC->APB1ENR &= ~RCC_APB1Periph;
- }
- }
- void RCC_APB2PeriphClockCmd(uint32_t RCC_APB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB2_PERIPH(RCC_APB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB2ENR |= RCC_APB2Periph;
- }
- else
- {
- RCC->APB2ENR &= ~RCC_APB2Periph;
- }
- }
- void RCC_AHB1PeriphResetCmd(uint32_t RCC_AHB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB1_RESET_PERIPH(RCC_AHB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB1RSTR |= RCC_AHB1Periph;
- }
- else
- {
- RCC->AHB1RSTR &= ~RCC_AHB1Periph;
- }
- }
- void RCC_AHB2PeriphResetCmd(uint32_t RCC_AHB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB2_PERIPH(RCC_AHB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB2RSTR |= RCC_AHB2Periph;
- }
- else
- {
- RCC->AHB2RSTR &= ~RCC_AHB2Periph;
- }
- }
- #if defined(STM32F40_41xxx) || defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
- void RCC_AHB3PeriphResetCmd(uint32_t RCC_AHB3Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB3_PERIPH(RCC_AHB3Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB3RSTR |= RCC_AHB3Periph;
- }
- else
- {
- RCC->AHB3RSTR &= ~RCC_AHB3Periph;
- }
- }
- #endif
- void RCC_APB1PeriphResetCmd(uint32_t RCC_APB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB1_PERIPH(RCC_APB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB1RSTR |= RCC_APB1Periph;
- }
- else
- {
- RCC->APB1RSTR &= ~RCC_APB1Periph;
- }
- }
- void RCC_APB2PeriphResetCmd(uint32_t RCC_APB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB2_RESET_PERIPH(RCC_APB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB2RSTR |= RCC_APB2Periph;
- }
- else
- {
- RCC->APB2RSTR &= ~RCC_APB2Periph;
- }
- }
- void RCC_AHB1PeriphClockLPModeCmd(uint32_t RCC_AHB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB1_LPMODE_PERIPH(RCC_AHB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB1LPENR |= RCC_AHB1Periph;
- }
- else
- {
- RCC->AHB1LPENR &= ~RCC_AHB1Periph;
- }
- }
- void RCC_AHB2PeriphClockLPModeCmd(uint32_t RCC_AHB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB2_PERIPH(RCC_AHB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB2LPENR |= RCC_AHB2Periph;
- }
- else
- {
- RCC->AHB2LPENR &= ~RCC_AHB2Periph;
- }
- }
- #if defined(STM32F40_41xxx) || defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F427_437xx) || defined(STM32F429_439xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
- void RCC_AHB3PeriphClockLPModeCmd(uint32_t RCC_AHB3Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB3_PERIPH(RCC_AHB3Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->AHB3LPENR |= RCC_AHB3Periph;
- }
- else
- {
- RCC->AHB3LPENR &= ~RCC_AHB3Periph;
- }
- }
- #endif
- void RCC_APB1PeriphClockLPModeCmd(uint32_t RCC_APB1Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB1_PERIPH(RCC_APB1Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB1LPENR |= RCC_APB1Periph;
- }
- else
- {
- RCC->APB1LPENR &= ~RCC_APB1Periph;
- }
- }
- void RCC_APB2PeriphClockLPModeCmd(uint32_t RCC_APB2Periph, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_APB2_PERIPH(RCC_APB2Periph));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->APB2LPENR |= RCC_APB2Periph;
- }
- else
- {
- RCC->APB2LPENR &= ~RCC_APB2Periph;
- }
- }
- void RCC_LSEModeConfig(uint8_t RCC_Mode)
- {
-
- assert_param(IS_RCC_LSE_MODE(RCC_Mode));
-
- if(RCC_Mode == RCC_LSE_HIGHDRIVE_MODE)
- {
- SET_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
- }
- else
- {
- CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
- }
- }
- #if defined(STM32F410xx) || defined(STM32F413_423xx)
- void RCC_LPTIM1ClockSourceConfig(uint32_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_LPTIM1_CLOCKSOURCE(RCC_ClockSource));
-
- RCC->DCKCFGR2 &= ~RCC_DCKCFGR2_LPTIM1SEL;
-
- RCC->DCKCFGR2 |= RCC_ClockSource;
- }
- #endif
- #if defined(STM32F469_479xx)
- void RCC_DSIClockSourceConfig(uint8_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_DSI_CLOCKSOURCE(RCC_ClockSource));
-
- if(RCC_ClockSource == RCC_DSICLKSource_PLLR)
- {
- SET_BIT(RCC->DCKCFGR, RCC_DCKCFGR_DSISEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR, RCC_DCKCFGR_DSISEL);
- }
- }
- #endif
- #if defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx) || defined(STM32F469_479xx)
- void RCC_48MHzClockSourceConfig(uint8_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_48MHZ_CLOCKSOURCE(RCC_ClockSource));
- #if defined(STM32F469_479xx)
- if(RCC_ClockSource == RCC_48MHZCLKSource_PLLSAI)
- {
- SET_BIT(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL);
- }
- #elif defined(STM32F446xx)
- if(RCC_ClockSource == RCC_48MHZCLKSource_PLLSAI)
- {
- SET_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL);
- }
- #elif defined(STM32F412xG) || defined(STM32F413_423xx)
- if(RCC_ClockSource == RCC_CK48CLKSOURCE_PLLI2SQ)
- {
- SET_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL);
- }
- #else
- #endif
- }
- void RCC_SDIOClockSourceConfig(uint8_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_SDIO_CLOCKSOURCE(RCC_ClockSource));
- #if defined(STM32F469_479xx)
- if(RCC_ClockSource == RCC_SDIOCLKSource_SYSCLK)
- {
- SET_BIT(RCC->DCKCFGR, RCC_DCKCFGR_SDIOSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR, RCC_DCKCFGR_SDIOSEL);
- }
- #elif defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx)
- if(RCC_ClockSource == RCC_SDIOCLKSource_SYSCLK)
- {
- SET_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_SDIOSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_SDIOSEL);
- }
- #else
- #endif
- }
- #endif
- #if defined(STM32F446xx)
- void RCC_AHB1ClockGatingCmd(uint32_t RCC_AHB1ClockGating, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_AHB1_CLOCKGATING(RCC_AHB1ClockGating));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
- RCC->CKGATENR &= ~RCC_AHB1ClockGating;
- }
- else
- {
- RCC->CKGATENR |= RCC_AHB1ClockGating;
- }
- }
- void RCC_SPDIFRXClockSourceConfig(uint8_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_SPDIFRX_CLOCKSOURCE(RCC_ClockSource));
-
- if(RCC_ClockSource == RCC_SPDIFRXCLKSource_PLLI2SP)
- {
- SET_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_SPDIFRXSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_SPDIFRXSEL);
- }
- }
- void RCC_CECClockSourceConfig(uint8_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_CEC_CLOCKSOURCE(RCC_ClockSource));
-
- if(RCC_ClockSource == RCC_CECCLKSource_LSE)
- {
- SET_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CECSEL);
- }
- else
- {
- CLEAR_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_CECSEL);
- }
- }
- #endif
- #if defined(STM32F410xx) || defined(STM32F412xG) || defined(STM32F413_423xx) || defined(STM32F446xx)
- void RCC_FMPI2C1ClockSourceConfig(uint32_t RCC_ClockSource)
- {
-
- assert_param(IS_RCC_FMPI2C1_CLOCKSOURCE(RCC_ClockSource));
-
- RCC->DCKCFGR2 &= ~RCC_DCKCFGR2_FMPI2C1SEL;
-
- RCC->DCKCFGR2 |= RCC_ClockSource;
- }
- #endif
- #if defined(STM32F410xx)
- void RCC_MCO1Cmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) RCC_CFGR_MCO1EN_BB = (uint32_t)NewState;
- }
- void RCC_MCO2Cmd(FunctionalState NewState)
- {
-
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- *(__IO uint32_t *) RCC_CFGR_MCO2EN_BB = (uint32_t)NewState;
- }
- #endif
- void RCC_ITConfig(uint8_t RCC_IT, FunctionalState NewState)
- {
-
- assert_param(IS_RCC_IT(RCC_IT));
- assert_param(IS_FUNCTIONAL_STATE(NewState));
- if (NewState != DISABLE)
- {
-
- *(__IO uint8_t *) CIR_BYTE2_ADDRESS |= RCC_IT;
- }
- else
- {
-
- *(__IO uint8_t *) CIR_BYTE2_ADDRESS &= (uint8_t)~RCC_IT;
- }
- }
- FlagStatus RCC_GetFlagStatus(uint8_t RCC_FLAG)
- {
- uint32_t tmp = 0;
- uint32_t statusreg = 0;
- FlagStatus bitstatus = RESET;
-
- assert_param(IS_RCC_FLAG(RCC_FLAG));
-
- tmp = RCC_FLAG >> 5;
- if (tmp == 1)
- {
- statusreg = RCC->CR;
- }
- else if (tmp == 2)
- {
- statusreg = RCC->BDCR;
- }
- else
- {
- statusreg = RCC->CSR;
- }
-
- tmp = RCC_FLAG & FLAG_MASK;
- if ((statusreg & ((uint32_t)1 << tmp)) != (uint32_t)RESET)
- {
- bitstatus = SET;
- }
- else
- {
- bitstatus = RESET;
- }
-
- return bitstatus;
- }
- void RCC_ClearFlag(void)
- {
-
- RCC->CSR |= RCC_CSR_RMVF;
- }
- ITStatus RCC_GetITStatus(uint8_t RCC_IT)
- {
- ITStatus bitstatus = RESET;
-
- assert_param(IS_RCC_GET_IT(RCC_IT));
-
- if ((RCC->CIR & RCC_IT) != (uint32_t)RESET)
- {
- bitstatus = SET;
- }
- else
- {
- bitstatus = RESET;
- }
-
- return bitstatus;
- }
- void RCC_ClearITPendingBit(uint8_t RCC_IT)
- {
-
- assert_param(IS_RCC_CLEAR_IT(RCC_IT));
-
- *(__IO uint8_t *) CIR_BYTE3_ADDRESS = RCC_IT;
- }
-
-
-
-
|